ASIC Engineer, DFT
Meta
173k - 249k USD/year
Office
Sunnyvale, CA | Austin, TX
Full Time
Meta is hiring ASIC DFT Engineers within our Infrastructure organization to work on Design for Test (DFT) methodologies, implementation, and verification to build best-in-class System on a Chip (SOC) and IP for data center applications. We are looking for individuals with a background in Design for Testability (DFT) methodologies and implementation for IP/SOC, with demonstrated use and understanding of Siemens/Synopsys DFT EDA tools and IEEE standards (1149, 1500, 1687).ASIC Engineer, DFT Responsibilities
173.000 $/year to 249.000 $/year + bonus + equity + benefits
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.
- Develop and implement DFT strategies for data center scale large/disaggregated SOCs, considering factors such as fault coverage, test time, and in-system test
- Proficiently use Siemens/Synopsys EDA tools for DFT-related tasks, including MBIST, scan insertion, and test pattern generation
- Ensure compliance with IEEE standards (1149, 1687) for DFT methodologies and test patterns
- Conduct fault simulation and coverage analysis to assess the effectiveness of DFT strategies and identify areas for improvement
- Generate high-quality test patterns using automated test pattern generation (ATPG) tools
- Verify the correctness of DFT implementation through simulation and hardware testing
- Collaborate with design/implementation teams to ensure that DFT requirements are met throughout the process
- Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
- 8+ years of experience in DFT for large and/or mixed-signal ICs
- Understanding of DFT concepts, including scan insertion, BIST, and boundary scan
- In-depth knowledge of DFT EDA tools (Siemens/Synopsys)
- Familiarity with IEEE standards 1149, 1500, and 1687
- Experience with fault simulation and coverage analysis tools
- Knowledge of scripting languages (e.g., Perl, Python) for automation
- Master's degree in Electrical Engineering or Computer Engineering
- Experience with mixed-signal DFT methodologies, at IP subsystem, SOC, or disaggregated SOCs (2.5D or 3D)
- Experience with hardware testing and debugging
173.000 $/year to 249.000 $/year + bonus + equity + benefits
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.
ASIC Engineer, DFT
Office
Sunnyvale, CA | Austin, TX
Full Time
173k - 249k USD/year
August 9, 2025