company logo

ASIC Engineer, Physical Design

Meta.com

212k - 291k USD/year

Office

Sunnyvale, CA | Austin, TX

Full Time

Meta is hiring ASIC Physical Design Engineers within our Infrastructure organization. We are looking for individuals with experience in physical design from RTL to GDSII in low power and high-performance designs to build efficient System on Chip (SoC) and IP for data center applications.ASIC Engineer, Physical Design Responsibilities

Develop and own physical design implementation of multi-hierarchy SOCs optimized for Perf/W, including physical-aware logic synthesis, floorplan, place and route, clock tree synthesis, static timing analysis, IR drop, EM, and physical verification in advanced technology nodes

Contribute to Architecture decisions for physical design, floorplanning, partitioning, clocking, etc. Work with the Design team to understand partition architecture and drive physical aspects early in the design cycle

Resolve design and flow issues related to the physical design, identify potential solutions, and drive execution

Deliver physical design of an end-to-end IP or integration of ASIC/SoC design and point out lower power and higher performance trade-offs

Interface with the RTL design team to drive design modifications to resolve congestion/timing issues and implement functional ECO’s

Use EDA tool-based programming and scripting techniques to automate and develop methodologies to improve throughput and quality

Interact with EDA tool vendors to drive tool fixes and flow improvements. Perform tool evaluations of new vendor tools and functions

Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience

12+ years of experience in interpersonal, teamwork, and demonstrated experience communicating and interfacing with cross-functional teams, IP, and EDA vendors

Experience in physical design and timing closure

Knowledge of RTL2GDSII flow and experience with design tape-outs in 5nm or below process technologies

Experience with EDA tools like DC/Genus, Innovus/ICC2, Primetime, Redhawk/Voltus, or Calibre

Hands-on experience in SoC floor planning, place & route, power and clock distribution, and timing convergence of high-frequency designs

Knowledge of geometry/process/device technology implications on physical design

Experience with large/disaggregated SOC designs (>100M gates) with frequencies over 1GHZ

Programming/scripting skills: TCL, Python, Perl or Shell

Experience in full chip floor planning, partitioning, budgeting, and power grid planning

Experience with low power implementation, power gating, multiple voltage rails, UPF/CPF knowledge

Experience in planning, implementing, and analyzing high-speed clock distribution networks. Experience with alternate strategies for clock distribution, including standard trees, mesh, H-Tree, and clock power reduction techniques

Knowledge of static timing analysis and concepts, defining timing constraints and exceptions, corners/voltage definitions

Experience in the physical design of data-path intensive designs

Experience in the 3D-IC technology, methodology, and advanced packaging

Experience in validating Power Distribution Network (PDN), IR/EM, Thermals for 3D-IC

Minimum QualificationsPreferred Qualifications For those who live in or expect to work from California if hired for this position, please click here for additional information. About Meta Meta builds technologies that help people connect, find communities, and grow businesses. When Facebook launched in 2004, it changed the way people connect. Apps like Messenger, Instagram and WhatsApp further empowered billions around the world. Now, Meta is moving beyond 2D screens toward immersive experiences like augmented and virtual reality to help build the next evolution in social technology. People who choose to build their careers by building with us at Meta help shape a future that will take us beyond what digital connection makes possible today—beyond the constraints of screens, the limits of distance, and even the rules of physics.
$२,१२,०००/year to $२,९१,०००/year + bonus + equity + benefits

Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.

Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.

ASIC Engineer, Physical Design

Office

Sunnyvale, CA | Austin, TX

Full Time

212k - 291k USD/year

August 7, 2025

company logo

Meta

Meta.com

Meta